Testing Resource Isolation for System-on-Chip Architectures

Philippe Ledent
Radu Mateescu
Wendelin Serwe

Ensuring resource isolation at the hardware level is a crucial step towards more security inside the Internet of Things. Even though there is still no generally accepted technique to generate appropriate tests, it became clear that tests should be generated at the system level. In this paper, we illustrate the modeling aspects in test generation for resource isolation, namely modeling the behavior and expressing the intended test scenario. We present both aspects using the industrial standard PSS and an academic approach based on conformance testing.

In Frédéric Lang and Matthias Volk: Proceedings Sixth Workshop on Models for Formal Analysis of Real Systems (MARS 2024), Luxembourg City, Luxembourg, 6th April 2024, Electronic Proceedings in Theoretical Computer Science 399, pp. 129–168.
Published: 27th March 2024.

ArXived at: https://dx.doi.org/10.4204/EPTCS.399.7 bibtex PDF
References in reconstructed bibtex, XML and HTML format (approximated).
Comments and questions to: eptcs@eptcs.org
For website issues: webmaster@eptcs.org